# KGP RISC V

Group 52 Mradul Agrawal 20CS30034 Swapnil Agrawal 20CS30054

# Instructions

#### 1. Shift Instructions

| Instruction  | Name                            | Meaning                                    |
|--------------|---------------------------------|--------------------------------------------|
| shll rs, rh  | Shift Left Logical              | $rs \leftarrow (rs)$ left-shifted by sh    |
| shrl rs, rh  | Shift Right Logical             | $rs \leftarrow (rs)$ right-shifted by sh   |
| shllv rs, rt | Shift Left Logical Variable     | $rs \leftarrow (rs)$ left-shifted by (rt)  |
| shrlv rs, rt | Shift Right Logical Variable    | $rs \leftarrow (rs) right-shifted by (rt)$ |
| shra rs, rh  | Shift Right Arithmetic          | rs ← (rs) arithmetic right-shifted by sh   |
| shrav rs, rt | Shift Right Arithmetic Variable | $rs \leftarrow (rs)$ right-shifted by (rt) |

#### 2. Arithmetic Instructions

| Instruction Name             |  | Meaning                     |  |  |
|------------------------------|--|-----------------------------|--|--|
| add rs, rt Add               |  | $rs \leftarrow (rs) + (rt)$ |  |  |
| comp rs, rt Comp             |  | rs ← 2's Complement (rt)    |  |  |
| addi rs, imm Add Immediate   |  | rs ← (rs) + imm             |  |  |
| compi rs, imm Comp Immediate |  | rs ← 2's Complement (imm)   |  |  |

## 3. Logic Instructions

| Instruction | Name | Meaning                         |
|-------------|------|---------------------------------|
| and rs, rt  | And  | $rs \leftarrow (rs) \land (rt)$ |
| xor rs, rt  | Xor  | rs ← (rs) ⊕ (rt)                |

# 4. Memory Instructions

| Instruction Name |            | Meaning                           |
|------------------|------------|-----------------------------------|
| lw rt, imm(rs)   | Load Word  | rt ← mem[(rs) + imm]              |
| sw rt, imm(rs)   | Store Word | $mem[(rs) + imm] \leftarrow (rt)$ |

#### 5. **Branch Instructions**

| Instruction | Name                     | Meaning                 |  |
|-------------|--------------------------|-------------------------|--|
| b L         | Unconditional Branch     | goto L                  |  |
| br rs       | Branch Register          | goto (rs)               |  |
| bltz rs, L  | Branch on less than zero | if(rs) < 0 then goto L  |  |
| bz rs, L    | Branch on flag zero      | if (rs) = 0 then goto L |  |
| bnz rs, L   | Branch on flag not zero  | if(rs) = 0 then goto L  |  |
| bl L        | Branch and link          | goto L; 31 ← (PC)+4     |  |
| bcy L       | Branch on Carry          | goto L if Carry = 1     |  |
| bncy L      | Branch on no Carry       | goto L if Carry = 0     |  |

## 6. Complex Instructions

| Instruction | Name | Meaning                                                                              |
|-------------|------|--------------------------------------------------------------------------------------|
| diff rs, rt |      | rs ← the LSB bit at which rs and rt differrs ← the LSB bit at which rs and rt differ |

# **Instruction Format and Encoding**

#### 1. Shift Instructions

| Field Size | 6 Bit   | 5 Bit | 5 Bit | 5 Bit        | 6 Bit    | 5 Bit |
|------------|---------|-------|-------|--------------|----------|-------|
| Format     | Op Code | rs    | rt    | Shift Amount | Fun Code | Extra |

For shll, shrl, shllv, shrlv, shra, shrav

## 2. Arithmetic Instructions

| Field Size | 6 Bit   | 5 Bit | 5 Bit | 5 Bit | 6 Bit    | 5 Bit |
|------------|---------|-------|-------|-------|----------|-------|
| Format     | Op Code | rs    | rt    | Exra  | Fun Code | Extra |

For add, comp

# 3. Logic Instructions

| Field Size | 6 Bit   | 5 Bit | 5 Bit | 5 Bit | 6 Bit    | 5 Bit |
|------------|---------|-------|-------|-------|----------|-------|
| Format     | Op Code | rs    | rt    | Exra  | Fun Code | Extra |

## 4. Complex Instructions

| Field Size | 6 Bit   | 5 Bit | 5 Bit | 5 Bit | 6 Bit    | 5 Bit |
|------------|---------|-------|-------|-------|----------|-------|
| Format     | Op Code | rs    | rt    | Exra  | Fun Code | Extra |

For diff

#### 5. Arithmetic Immediate Instructions

| Field Size | 6 Bit   | 5 Bit | 5 Bit | 16 Bit          |
|------------|---------|-------|-------|-----------------|
| Format     | Op Code | rs    | Extra | Immediate Value |

For addi, compi

#### 6. Memory Instructions

| Field Size | 6 Bit   | 5 Bit | 5 Bit | 16 Bit        |
|------------|---------|-------|-------|---------------|
| Format     | Op Code | rs    | rt    | Address Value |

For sw, lw

## 7. Branch Instructions Type 1

| Field Size | 6 Bit   | 26 Bit        |
|------------|---------|---------------|
| Format     | Op Code | Address Value |

For b, bl, bcy, bncy

## 8. Branch Instructions Type 2

| Field Size | 6 Bit   | 5 Bit | 5 Bit | 21 Bit        |
|------------|---------|-------|-------|---------------|
| Format     | Op Code | rs    | Extra | Address Value |

For bltz, bz, bnz

#### 9. Branch Instructions Type 3

| Field Size | 6 Bit   | 5 Bit | 21 Bit |
|------------|---------|-------|--------|
| Format     | Op Code | rs    | Extra  |

For br

# **Instruction Encoding**

## 1. Shift Instructions

| Instruction | OP Code | Fun Code |
|-------------|---------|----------|
| shil        | 000000  | 001100   |
| shllv       | 000000  | 001000   |
| shrl        | 000000  | 001110   |
| shrlv       | 000000  | 001010   |
| shra        | 000000  | 001111   |
| shrav       | 000000  | 001011   |

## 2. Arithmetic Instructions

| Instruction | OP Code | Fun Code |
|-------------|---------|----------|
| add         | 000000  | 000001   |
| comp        | 000000  | 000101   |

# 3. Logical Instructions

| Instruction | OP Code | Fun Code |
|-------------|---------|----------|
| and         | 000000  | 000010   |
| xor         | 000000  | 000011   |

# 4. Complex Instructions

| Instruction | OP Code | Fun Code |
|-------------|---------|----------|
| diff        | 000011  | 000000   |

# 5. <u>Arithmetic Immediate Instructions</u>

| Instruction | OP Code |
|-------------|---------|
| addi        | 001000  |
| compi       | 001001  |

# 6. Memory Instructions

| Instruction | OP Code |
|-------------|---------|
| lw          | 010000  |

# 7. Branch Instructions

| Instruction | OP Code |
|-------------|---------|
| b           | 101000  |
| br          | 100000  |
| bcy         | 101001  |
| bncy        | 101010  |
| bltz        | 110000  |
| bz          | 110001  |
| bnz         | 110010  |
| bl          | 101011  |

# **Control Signals**

# 1. Shift Module

| Instruction | Туре | Direction |
|-------------|------|-----------|
| shil shiiv  | 0    | 0         |
| shrl shrlv  | 0    | 1         |
| shra shrav  | 1    | Х         |

For shifter: ALUOp1 = Type ALUOp0 = Direction

# 2. ALU Module

| Instruction | ALUOp3 | ALUOp2 | ALUOp1 | ALUOp0 |
|-------------|--------|--------|--------|--------|
| shll        | 0      | 0      | 0      | 0      |
| shllv       | 0      | 1      | 0      | 0      |
| shrl        | 0      | 0      | 0      | 1      |
| shrlv       | 0      | 1      | 0      | 1      |
| shra        | 0      | 0      | 1      | 0      |
| shrav       | 0      | 0      | 1      | 1      |

| and            | 1 | 0 | 0 | 0 |
|----------------|---|---|---|---|
| xor            | 1 | 0 | 0 | 1 |
| add/addi/lw/sw | 1 | 0 | 1 | 0 |
| comp/compi     | 1 | 1 | 1 | 1 |
| diff           | 1 | 0 | 1 | 1 |
| br             | 1 | 1 | 1 | 0 |

# 3. Control Module

## a. Shift Instructions

| Instruction | ALUSel | RegW | MemR | MemW | MemReg | PCSel |
|-------------|--------|------|------|------|--------|-------|
| shll        | 1      | 1    | 0    | 0    | 00     | 0     |
| shllv       | 0      | 1    | 0    | 0    | 00     | 0     |
| shrl        | 1      | 1    | 0    | 0    | 00     | 0     |
| shrlv       | 0      | 1    | 0    | 0    | 00     | 0     |
| shra        | 1      | 1    | 0    | 0    | 00     | 0     |
| shrav       | 0      | 1    | 0    | 0    | 00     | 0     |

## b. Arithmetic Instructions

| Instruction | ALUSel | RegW | MemR | MemW | MemReg | PCSel |
|-------------|--------|------|------|------|--------|-------|
| add         | 0      | 1    | 0    | 0    | 00     | 0     |
| comp        | 0      | 1    | 0    | 0    | 00     | 0     |

## c. Logic Instructions

| Instruction | ALUSel | RegW | MemR | MemW | MemReg | PCSel |
|-------------|--------|------|------|------|--------|-------|
| and         | 0      | 1    | 0    | 0    | 00     | 0     |
| xor         | 0      | 1    | 0    | 0    | 00     | 0     |

## d. <u>Immediate Instructions</u>

| Instruction | ALUSel | RegW | MemR | MemW | MemReg | PCSel |
|-------------|--------|------|------|------|--------|-------|
| addi        | 1      | 1    | 0    | 0    | 00     | 0     |
| compi       | 1      | 1    | 0    | 0    | 00     | 0     |

# e. <u>Memory Instructions</u>

| Instruction | ALUSel | RegW | MemR | MemW | MemReg | PCSel |
|-------------|--------|------|------|------|--------|-------|
| lw          | 1      | 1    | 1    | 0    | 01     | 0     |
| sw          | 1      | 0    | 0    | 1    | 00     | 0     |

# f. Branch Instructions

| Instruction | ALUSel | RegW | MemR | MemW | MemReg | PCSel |
|-------------|--------|------|------|------|--------|-------|
| b           | x      | 0    | 0    | 0    | 00     | 1     |
| br          | х      | 0    | 0    | 0    | 00     | 1     |
| bltz        | Х      | 0    | 0    | 0    | 00     | 1     |
| bz          | х      | 0    | 0    | 0    | 00     | 1     |
| bnz         | Х      | 0    | 0    | 0    | 00     | 1     |
| bl          | Х      | 0    | 0    | 0    | 10     | 1     |
| bcy         | Х      | 0    | 0    | 0    | 00     | 1     |
| bncy        | Х      | 0    | 0    | 0    | 00     | 1     |

# **DIFF Module Diagram**



# **ALU Diagram**



**Data Path Diagram** 



## **Target Programs**

1. Basic Add



2. Bubble Sort



#### 3. Array Sum

| lame                               | Value | 1,000 ns         | 1,500 ns | 2,000 ns                                            | 2,500 ns                                                                                                       |  |
|------------------------------------|-------|------------------|----------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| 1₀ clk                             | Θ     |                  |          | nainananan <mark>a</mark> nananainananananinananana | TORRANDO A CALABARAN PARA DA ANALARA DA ANAL |  |
| ₽ rst                              | 0     |                  |          |                                                     |                                                                                                                |  |
| memory[0,31:0]                     | 2     |                  |          | 2                                                   |                                                                                                                |  |
| memory[1,31:0]                     | -2    |                  |          | -2                                                  |                                                                                                                |  |
| memory[2,31:0]                     | 4     |                  |          | 4                                                   |                                                                                                                |  |
| memory[3,31:0]                     | - 4   |                  |          | -4                                                  |                                                                                                                |  |
| <ul> <li>memory[4,31:0]</li> </ul> | 44    |                  |          | 44                                                  |                                                                                                                |  |
| · 🌃 memory[5,31:0]                 | -44   |                  |          | -44                                                 |                                                                                                                |  |
| memory[6,31:0]                     | 123   |                  |          | 123                                                 |                                                                                                                |  |
| · Normory[7,31:0]                  | -123  |                  |          | -123                                                |                                                                                                                |  |
| memory[8,31:0]                     | 65    |                  |          | 65                                                  |                                                                                                                |  |
| · 🌃 memory[9,31:0]                 | Θ     |                  |          | o o                                                 |                                                                                                                |  |
|                                    | 65    | • X              |          | 65                                                  |                                                                                                                |  |
|                                    |       | a                |          |                                                     |                                                                                                                |  |
|                                    |       |                  |          |                                                     |                                                                                                                |  |
|                                    |       |                  |          |                                                     |                                                                                                                |  |
|                                    |       |                  |          |                                                     |                                                                                                                |  |
|                                    |       |                  |          |                                                     |                                                                                                                |  |
|                                    |       |                  |          |                                                     |                                                                                                                |  |
|                                    |       |                  |          |                                                     |                                                                                                                |  |
|                                    |       |                  |          |                                                     |                                                                                                                |  |
|                                    |       | X1: 3,000.000 ns |          |                                                     |                                                                                                                |  |
| III                                |       |                  |          | III                                                 |                                                                                                                |  |

#### 4. DIFF Test

